Synthesis of transistor chaining algorithm for CMOS cell layout using euler path / Sukri Hanafiah

Hanafiah, Sukri (1997) Synthesis of transistor chaining algorithm for CMOS cell layout using euler path / Sukri Hanafiah. Degree thesis, Universiti Teknologi MARA (UiTM).

Abstract

The objective of this project is to build Optimal Layout of CMOS Functional Arrays 1C standard cell design. Firstly, this report is discussed about the Optimal Layout of CMOS Functional of CMOS functional array. Optimal Layout is the layout of the arrangment of CMOS transistor with the implementation of a random logic functional on an array of CMOS transistor. After discussing about the introduction (the basic of CMOS transistor ), we will discuss how to create the Optimal layout of CMOS Functional Array with the minimum separation based on euler path method. The euler's path it using pseudo input and Heuristic algorithm to find the minimum interlace. The comparison between euler's path and Bipartite graph Algorithm [14] will be made at the end this of this report to see which one give optimal chaining .

Metadata

Item Type: Thesis (Degree)
Creators:
Creators
Email / ID Num.
Hanafiah, Sukri
94107732
Contributors:
Contribution
Name
Email / ID Num.
Advisor
Abd. Majid, Zulkifli
UNSPECIFIED
Divisions: Universiti Teknologi MARA, Shah Alam > Faculty of Electrical Engineering
Programme: Bachelor of Electrical Engineering (Honours)
Date: 1997
URI: https://ir.uitm.edu.my/id/eprint/100747
Edit Item
Edit Item

Download

[thumbnail of 100747.pdf] Text
100747.pdf

Download (93kB)

Digital Copy

Digital (fulltext) is available at:

Physical Copy

Physical status and holdings:
Item Status:

ID Number

100747

Indexing

Statistic

Statistic details