# DESIGN OF 6T MEMORY CELL AND SENSE AMPLIFIER FOR SRAM

Thesis is presented in partial fulfillment for the award of the

**Bachelor of Engineering (Honors) in Electrical** 

UNIVERSITI TEKNOLOGI MARA



NOR SHARIZA BINTI BASHAR FACULTY OF ELECTRICAL ENGINEERING UNIVERSITI TEKNOLOGI MARA 40450 SHAH ALAM, SELANGOR

## ACKNOWLEDGEMENT

## In the name of Allah Most Gracious most Merciful

Firstly I would like to extend my sincere thanks to my beloved supervisor, Pn. Wan Fazlida Hanim Binti Abdullah for her guidance, invaluable suggestion and comment throughout the project completion.

I would also like to express my thanks to all my friends, lecturer, especially Pn. Yusrina, Pn Azilah Saparon, En. Zulkifli and En. Karimi for the valuable help and motivation given to complete this project. Also to all who have been involved directly or indirectly.

Last but not least, I would like to share my greatest appreciations to my beloved parents Bashar Bin Hamid, my brothers, sisters and Mohd Asri Mohd Thahir, who are dearest person in my life and greater source of inspiration. Thank you for their love and support in completing this thesis.

### ABSTRACT

This paper presents of 1bit SRAM IC design consists of SRAM cells, precharge and PMOS across amplifier using TSMC 0.25µm technology. The PMOS cross amplifier is designed to sense the signal voltage on the bit line from the memory cell for the read process because it has better output driving capability. The positive feedback of the PMOS cross coupled amplifier device accelerate the sensing speed compared to the cross coupled sense amplifier by combining the sense amplifier with complex differential logic networks. The schematics are simulated using Tanner S-Edit and T-Spice to determine the characteristics and for the comparison purpose. For layout design using Tanner L-Edit and LVS tools to get layout waveform that appropriately is same with schematic waveform.

# **TABLE OF CONTENTS**

| Title     |                                 | i                                                                                     |                               |
|-----------|---------------------------------|---------------------------------------------------------------------------------------|-------------------------------|
| Decl      | aration                         | iii                                                                                   |                               |
| Ackı      | nowledg                         | iv                                                                                    |                               |
| Abst      | ract                            | V                                                                                     |                               |
| Tabl      | e of Co                         | vi                                                                                    |                               |
| List      | of Figu                         | ix                                                                                    |                               |
| List      | of Table                        | xi                                                                                    |                               |
| List      | of Abbr                         | xii                                                                                   |                               |
|           |                                 |                                                                                       |                               |
| CHAPTER   |                                 |                                                                                       |                               |
| CHA       | PTER                            |                                                                                       | PAGE                          |
| CHA       | PTER                            |                                                                                       | PAGE                          |
| CHA<br>1. | APTER<br>INT                    | RODUCTION                                                                             | PAGE<br>1                     |
| CHA<br>1. | INT<br>1.1                      | <b>RODUCTION</b><br>Introduction                                                      | <b>PAGE</b><br>1<br>1         |
| CHA<br>1. | INT<br>1.1<br>1.2               | RODUCTION<br>Introduction<br>Objective                                                | PAGE<br>1<br>1<br>2           |
| CH4       | INT<br>1.1<br>1.2<br>1.3        | RODUCTION<br>Introduction<br>Objective<br>Scope of Work                               | PAGE<br>1<br>1<br>2<br>2      |
| CH4       | INT<br>1.1<br>1.2<br>1.3<br>1.4 | RODUCTION<br>Introduction<br>Objective<br>Scope of Work<br>Organization of The Thesis | PAGE<br>1<br>1<br>2<br>2<br>3 |

# 2. LITERATURE REVIEW 2.1 Memory Cell

| 2.2 | Types of Memory cell     |                                                       |    |
|-----|--------------------------|-------------------------------------------------------|----|
|     | 2.2.1                    | Programmable ROM (PROM)                               | 5  |
|     | 2.2.2                    | Erasable programmable read-only memory (EPROM)        | 6  |
|     | 2.2.3                    | Electrically erasable programmable read-only (EEPROM) | 6  |
|     | 2.2.4                    | Static read write memory (SRAM)                       | 7  |
|     | 2.2.5                    | Dynamic read write memory (DRAM)                      | 8  |
| 2.3 | Sense Amplifier          |                                                       | 8  |
| 2.4 | Types of Sense Amplifier |                                                       |    |
|     | 2.4.1                    | Doubled ended current mirror amplifier                | 9  |
|     | 2.4.2                    | Cross-coupled sense amplifier                         | 10 |
|     | 2.4.3                    | PMOS cross coupled amplifier                          | 11 |

4

4

145

### **CHAPTER 1**

### INTRODUCTION

#### 1.1 Introduction

The basic static RAM cell is shown in Figure 4. It consists of two cross-coupled inverters and two access transistors. The access transistors are connected to the word line at their respective gate terminals, and the bitlines at their source/drain terminals. The word line is used to select the cell while the bitlines are used to perform read or write operation on the cell. Internally, the cell holds the stored value on one side and its complements on the other side.

The VTC (voltage transfer characteristics) conveys the key cell design consideration for read and write operation. In the cross coupled configuration, the stored values are represented by the two stables states in the VTC. The cell will retain its current state until one of the internal nodes crosses the switching threshold. When this occurs, the cell will flip its internal state.

Due to large arrays of SRAM cells, the resulting signal, in the event of a Read operation, has a much lower voltage swing. To compensate for that swing a sense amplifier is used to amplify voltage coming off Bit Line and Bit Line. The voltage coming out of the sense amplifier typically has a fully swing (0 - 5.0V) voltage. Sense amplifier also helps reduce the delay times and power consumption in the overall SRAM chip.

### **Read/Write**

During a read operation these two bit lines are connected to the sense amplifier that recognizes if a logic data "1" or "0" is stored in the selected elementary cell. This sense amplifier then transfers the logic state to the output buffer which is

Ĩ