## INVESTIGATION OF OVERVOLTAGE SURGE IN A LOW VOLTAGE SYSTEM Project report presented in the partial fulfillment for the award of the Bachelor of Electrical Engineering (Hons) UNIVERSITI TEKNOLOGI MARA HASNOOR KHUZAIRAH BINTI HASIM Faculty of Electrical Engineering UNIVERSITI TEKNOLOGI MARA 40450 SHAH ALAM, SELANGOR ## **AKNOWLEDGEMENTS** First and foremost, I would like to praise Allah SWT for giving me the strength and ability to completed this final project and thesis successfully. I would like to take this opportunity to dedicate my gratitude and appreciation to my final year project supervisor Associate Professor Dr. Hjh Noraliza Hamzah for her continuous guidance and patient in order completing this study. My personal gratitude also goes to my friends especially student under the same supervisor with me that use the same software for this project. I would also like to extend my gratitude to all Research Assistant under Dr. Noraliza Hamzah, Electrical Drives Laboratory and Power System technicians that gives such a full cooperation direct or indirect and makes this project successful. Last but not least, a special dedication to my family for their caring, continuous support and advice that makes me stronger to overcome any obligation through completing this project and made this work possible. Not to forget to all my friends who gives me support and contribution to finish this project. May Allah SWT bless and reward them for their generosity. ## **ABSTRACT** Transient or overvoltage is one of the most common power quality disturbance encountered today. It can damage in many ways to nature or system reliability and for worst case, it will involve fire cases. Overvoltage surge in power system network occur due to lightning strike, switching action or voltage elevation of sound phases during ground fault and short circuit between two different voltage level networks. In this paper, the main focus is to investigate overvoltage surge due to possible causes such as lightning and switching action in low voltage system. Analysis is also carried out to investigate the compatibility of overvoltage surge with the Information Technology Industry Council (ITIC) power acceptability curve. This paper also describes how surge arresters could be used to protect a chosen IEEE 13 node feeders system whereby PSCAD/EMTDC simulation software is used for all of the simulation and model. The results of the analysis show that the temporary increase in voltage value will be rise to 22.10kVolts at the line which is done by lightning and 1.64kVolts for fault interruption cause when the surge arrester not set in the system. While an improve result of overvoltage when consider arrester with appropriate design and consideration that is fall under acceptable value as compare to (ITIC) power acceptability curve. ## LIST OF FIGURES | Figure | | Page | |--------|---------------------------------------------------------|------| | 2.1 | Power Quality Concern | 5 | | 3.1 | Oscillatory Transient Current | 10 | | 3.2 | Impulsive Overvoltage | 11 | | 3.3 | Lightning discharge due to charge build up in the cloud | 12 | | 3.4 | Characterization of lightning impulse transient | 13 | | 3.5 | Lightning Stroke Modeling | 13 | | 3.6 | Overvoltage transient due to fault current interruption | 14 | | 3.7 | The revised ITIC power acceptability curve | 17 | | 5.1 | Lightning surge (20kA, 1.2/50μs) | 34 | | 5.2 | Observed waveform at LINE1 (Phase A) | 34 | | 5.3 | Observed waveform at LINE2 (Phase A) | 34 | | 5.4 | Observed waveform at LINE3 (Phase A) | 35 | | 5.5 | Observed waveform at LINE4 (Phase A) | 35 | | 5.6 | Observed waveform at LINE5 (Phase A) | 35 | | 5.7 | The revised ITIC power acceptability curve | 36 | | 5.8 | Observed waveform at LINE1 | 38 | | 5.9 | Observed waveform at LINE2 | 38 | | 5.10 | The revised ITIC power acceptability curve | 39 | | 5.11 | Observed waveform at LINE1 | 40 | | 5.12 | Observed waveform at LINE2 | 40 | | 5.13 | The revised ITIC power acceptability curve | 42 | | 5.14 | Observed waveform at LINE1 | 43 | | 5.15 | Observed waveform at LINE2 | 43 | | 5.16 | The revised ITIC power acceptability curve | 45 | | 5.17 | Without set up surge arrester (phase A) | 47 | | 5.18 | With primary set up arrester (phase A) | 47 | | 5.19 | with primary and secondary arrester set up (phase A) | 47 | | |------|------------------------------------------------------------------------------------|-----|--| | 5.20 | The revised ITIC power acceptability curve | 48 | | | 5.21 | Three phase waveform during the three phases balanced to ground fault interruption | | | | | by circuit breaker | 49 | | | 5.22 | Observed waveform at LINE 1 with MV arrester set up for three phase balan | ced | | | | fault interruption | 50 | | | 5.23 | Observed waveform at LINE 1 with MV and LV arrester set up for three pha | se | | | | balanced fault interruption | 50 | | | 5.24 | The revised ITIC power acceptability curve | 51 | |