# THE GENERATION OF A SINGLE-PHASE PWM FOR AC-TO-AC CONVERTER USING FPGA.

Thesis is presented in partial fulfillment for the award of the bachelor of Engineering (Honour) in Electrical

#### MARA UNIVERSITY OF TECHNOLOGY



WAN FADLEY BIN WAN ABDULLAH
FACULTY OF ELECTRICAL ENGINEERING
MARA UNIVERSITY OF TECHNOLOGY
40450 SHAH ALAM, SELANGOR.

## **ACKNOWLEDGEMENT**

All praises be to Allah, Lord of Universe, the Merciful and Beneficient Salam to Nabi Muhammad S.A.W, his friends, companion and the people who follow his path.

The author wishes to express his gratitude to both of his supervisor, Dr.Ahmad Maliki Omar for the professional quidance, advice, support and idea in order to accomplish this project.

Also not forgetting to all my friends who gave support in software programming of Xilinx Foundation Series. Thanks are also due to present members of Power Electronics Research group for their help and friendship.

Finally, a heartful of thank to both of my parents and I for their love and support throughout the years, for without them, I would never have gone this far.

#### **ABSTRACT**

A power converter incorporates an array of power switching devices that helps to convert and control electrical energy transformations under the guidance of control electronics. The general classification of converters on functional basic includes; AC-DC converters (rectifier), DC-DC converter (chopper), DC-AC converter (inverter) and AC-AC converter at the same frequency (AC controller) or different frequency (Cyclo-converter). Often a practical power electronic system may combine one or more forms of circuit to achieve the final conversion process.

This report present the development of a single-phase Pulse Width Modulation (PWM) using Field Programmable Gate Array (FPGA) for AC-to-AC converter system. Four types of PWM are considered such as Sinusoidal, Third's harmonic injection, Multiple's harmonic injection and lastly modified signal.

The Xilinx FPGA devices feature a gate-array-like architecture with a matrix of logic cells surrounded by a periphery of I/O cells. FPGAs combine an abundance of logic gates, registers, and I/Os with fast system speed. The development software provides the facilities to program the device easily. Design can easily be retargeted between FPGA device families, as long as the different device family has sufficient capacity.

The design flow for Xilinx FPGA consists of three main steps. The procedures of this steps and the technique to generate the PWM pattern is discussed in detail.

## TABLE OF CONTENTS

| CONTENTS                                           | PAGE |
|----------------------------------------------------|------|
| DECLARATION                                        | ii   |
| ACKNOWLEDGEMENT                                    | iv   |
| ABSTRACT                                           | v    |
| TABLE OF CONTENTS                                  | vi   |
| LIST OF FIGURES                                    | ix   |
| LIST OF TABLES                                     | X    |
| LIST OF PRINCIPAL SYMBOLS AND ACRONYMS             | xi   |
| ABBREVIATIONS AND ACRONYMS                         | xii  |
| CHAPTER 1: INTRODUCTION                            | 1    |
|                                                    | •    |
| 1.1 Main Task of Power Electronics.                | 2    |
| 1.2 Power Converter.                               | 3    |
| CHAPTER 2: PWM MODULATION SCHEME                   | 5    |
| 2.1 The Sinusoidal PWM Pattern.                    | 5    |
| 2.2 The Third's Harmonic Injection PWM Pattern     | 6    |
| 2.3 The Multiple's Harmonic Injection PWM Pattern. | 8    |
| 2.4 The Modified Signal PWM Pattern.               | 9    |

| CHAPTER 3: DESIGN CONCEPT USING XILINX FPGA               | <b>A</b> 11 |
|-----------------------------------------------------------|-------------|
| 3.1 Design Flow Overview.                                 | 11          |
| 3.2 Xilinx Foundation Series.                             | 12          |
| 3.3 Design Schematic.                                     | 14          |
| 3.3.1 Descriptions PWM Generation Using Xilinx            | 15          |
| CHAPTER 4: THE LOOK UP TABLE (ROM)                        | 17          |
| 4.1 The Look Up table Data Using MathCAD.                 | 17          |
| 4.2 Data for the Sinusoidal Pattern.                      | 18          |
| 4.3 Data for the Third's Harmonic Injection PWM Pattern.  | 21          |
| 4.4 Data for the Multiple's Harmonic Injection PWM Patter | m. 24       |
| 4.5 Data for the Modified Signal PWM Pattern.             | 28          |
| CHAPTER 5: RESULT                                         | 31          |
| 5.1 Hardware Description Language (HDL).                  | 31          |
| 5.2 Look Up Table Block.                                  | 33          |
| 5.3 Simulation Result.                                    | 36          |
| CHAPTER 6: CONCLUSION                                     | 48          |
| REFERENCES                                                | 50          |