## HOLES MOBILITY ENHANCEMENT USING STRAINED SILICON, SIGE TECHNOLOGY

# BY:

## AHMAD SABIRIN ZOOLFAKAR HASHIMAH HASHIM

## **APRIL 2009**

Tarikh:1 April 2009No. Fail Projek:600-IRDC/ST/DANA 5/3/Dst (8/2008)

Penolong Naib Canselor (Penyelidikan) Institut Penyelidikan, Pembangunan dan Pengkomersilan (IRDC) UiTM, Shah Alam

YBhg. Prof,

#### LAPORAN AKHIR PENYELIDIKAN "HOLES MOBILITY ENHANCEMENT USING STRAINED SILICON, SIGE TECHNOLOGY"

Dengan segala hormatnya perkara di atas dirujuk.

Bersama-sama ini disertakan 2 (dua) naskah Laporan Akhir Penyelidikan bertajuk "Holes Mobility Enhancement Using Strained Silicon, SiGe Technology" oleh kumpulan Penyelidik dari Fakulti Kejuruteran Elektrik untuk makluman pihak Prof.

Sekian, terima kasih.

Yang benar, AHMAD SABIRIN ZOOLFAKAR Ketua Projek Penyelidikan

# **TABLE OF CONTENTS**

| M | TITLE OF THE PROJECT  | i   |
|---|-----------------------|-----|
|   | LETTER OF COMPLETION  | fi  |
|   | PROJECT TEAM MEMBERS  | iii |
| • | ACKNOWLEDGEMENT       | iv  |
| Ħ | TABLE OF CONTENT      | v   |
| • | LIST OF FIGURES       | vii |
|   | LIST OF TABLES        | ix  |
| H | LIST OS ABBREVIATIONS | x   |
|   | ABSTRACT              | xi  |
|   |                       |     |

### 

## PAGES

| 1 I | N | T | R | 0 | D | U | C | T. | [( | )) | N | I |
|-----|---|---|---|---|---|---|---|----|----|----|---|---|
|-----|---|---|---|---|---|---|---|----|----|----|---|---|

| 1.1 Introduction        | 1 |
|-------------------------|---|
| 1.2 Objectives          | 5 |
| 1.3 Scope of work       | 5 |
| 1.4 Thesis Organization | 6 |

## 2 LITERATURE REVIEW

| 2.1 Silicon Germanium                       | 7  |
|---------------------------------------------|----|
| 2.2 Silicon                                 | 14 |
| 2.3 Germanium                               | 16 |
| 2.4 Complementary Metal Oxide Semiconductor | 18 |

### ABSTRACT

In this project, the hole mobility enhancement of PMOS are studied using SiGe technology. Silicon Germanium (SiGe) are used to increase drive current or hole mobility in the drain and source region. The performance improvements of devices with a gate length of 0.9  $\mu$ m, 0.8  $\mu$ m and 0.7  $\mu$ m were considered. The first part of this project is reviewed about the effect of using SiGe in PMOS process to calculate the mobility. 100% of mobility enhancement using SiGe was observed compared to conventional PMOS SiGe. The second part covers the characteristics for variation of SiGe thickness. Therefore, using SiGe is an efficient method for improving PMOS device performance.

### **CHAPTER 1**

### INTRODUCTION

#### **1.1 INTRODUCTION**

Normally, the drive current of NMOS is larger compared to PMOSFET. After introduced SiGe, the performance of PMOS becomes faster and shown improvement. The concept of combining silicon (Si) and germanium (Ge) into an alloy for use in transistor has been introduced [1]. Nowadays, new technology of introduced strain in silicon channel of MOSFETS is well accepted [2].

Hole mobility is a parameter which is measure of hole scattering in a semiconductor proportionally factor between hole drift velocity and electric field. In addition, it is toward conductivity and hole concentration in semiconductor, due to its higher effective mass. Hole mobility is typically significantly lower than electron mobility.

Increasing the mobility of the semiconductor will improve drive current and transistor speed. This can be achieved by using SiGe. Silicon germanium (SiGe) substrate had exposed enhancements of hole mobility in strained silicon layers [3]. The hole mobility enhancement depends on the current flow direction and the maximum enhancement factor along the direction.

With the application of strain, the hole effective mass becomes highly anisotropic due to band warping. The energy levels become mixtures of the pure heavy, light and split-off bands. Therefore, the light and heavy hole bands lose their meaning, and holes increasingly occupy the top band at higher strain due to energy splitting [4]. Theory predicts that the characteristics of hole-type SiGe device can match that of the electrons, an important step for continuing the efficiency of CMOS device.

Strained Silicon concept that utilized elastic relaxation of a buried compressive SiGe layer to induced tensile in the channel and calculate the channel stress for device structure with a different gate length [5]. The channel length is defined as the distance between its