## **UNIVERSITI TEKNOLOGI MARA**

# AN FPGA IMPLEMENTATION OF EXP-BET SCHEDULING ALGORITHM IN LTE NETWORKS

É

YUSMARDIAH BINTI YUSUF

Thesis submitted in fulfillment of the requirements for the degree of Master of Science (Electrical Engineering)

**Faculty of Electrical Engineering** 

October 2017

#### ABSTRACT

Scheduling mechanism is the process of dynamically allocating radio resources (time and frequency) to User Equipment (UE) that transmits different flows at the same time. It is performed by the scheduling algorithm implemented in the Long Term Evolution (LTE) base station, Evolved Node B. Since the implementation of scheduling algorithm is an open issue in LTE, many packet scheduling algorithms have been proposed by researchers. For instance, various scheduling algorithms which offer several techniques in handling resources to the users have been developed such as Modified Largest Weighted Delay First (MLWDF). Proportional Fairness (PF) and Maximum Rate. This thesis investigates the implementation of the Exponential and Blind Equal Throughput (EXP-BET) scheduling algorithm on the FPGA platform. MATLAB Simulink and System Generator are the tools used for the prototyping. The design using Simulink and System generator can greatly reduce the process cycle from the algorithm to hardware. The metric equation of the EXP-BET algorithm is modelled and simulated using the MATLAB Simulink environment and System Generator tool provided by Xilinx. This design has utilized only 10% of available resources on Virtex-6 device. Then, it is tested on the FPGA using the properties of hardware co-simulation method. The system verification is performed by simulating the hardware co-simulation for the metric value of the EXP-BET metric algorithm and compared against the manual calculation.

#### ACKNOWLEDGEMENT

Firstly, all praises to Allah The Most Merciful. I wish to thank for giving me the opportunity to embark on my Master of Science and for completing this challenging journey successfully. My gratitude and thanks go to my supervisor Dr. Darmawaty Mohd Ali. Her encouragement, motivation and personal guidance have provided a basis for the work represented in this thesis.

My appreciation goes to my Co-supervisors, Ir. Dr. Abdul Aziz Abdul Rahman and Dr. Ahmad Kamsani Samingan for their assistance expertise and TM R&D who provided the facilities throughout the duration of this project. Special thanks to my senior for helping me with this project.

Also, thanks to Universiti Teknologi MARA, UiTM and Ministry of Science, Technology and Innovation, MOSTI for supporting my research with the required hardware and software tools. Also, thanks to MyBrain 15 who has supported my University fees.

Finally, this thesis is dedicated to my very dear father and mother for the vision and determination to educate me. This piece of victory is dedicated to both of you. Alhamdulillah.

### **TABLE OF CONTENTS**

### Page

.

| CONFIRMATION BY PANEL OF EXAMINERS |       |
|------------------------------------|-------|
| AUTHOR'S DECLARATION               | iii   |
| ABSTRACT                           | iv iv |
| ACKNOWLEDGEMENT                    | v     |
| TABLE OF CONTENTS                  | vi    |
| LIST OF TABLES                     | ix    |
| LIST OF FIGURES                    | x     |
| LIST OF SYMBOLS                    | xii   |
| LIST OF ABBREVIATIONS              | xiii  |

| CHA | IAPTER ONE: INTRODUCTION                            |    |
|-----|-----------------------------------------------------|----|
| 1.1 | Research Background                                 | 1  |
| 1.2 | Field Programmable Gate Array (FPGA)                |    |
|     | 1.2.1 Performance                                   | 4  |
|     | 1.2.2 Cost                                          | 5  |
|     | 1.2.3 Reliability                                   | 5  |
|     | 1.2.4 Flexibility                                   | 5  |
|     | 1.2.5 Time-to-market                                | 5  |
| 1.3 | Problem Statement                                   | 6  |
| 1.4 | Objectives                                          | 8  |
| 1.5 | Scope of Study                                      | 8  |
| 1.6 | Significance of Study                               | 9  |
| 1.7 | Contributions of Study                              | 9  |
| 1.8 | Thesis Outline                                      | 10 |
| CHA | APTER TWO: LITERATURE REVIEW                        | 11 |
| 2.1 | Introduction to LTE Network                         | 11 |
|     | 2.1.1 Evolved E-UTRAN and Evolved Packet Core (EPC) | 12 |

## CHAPTER ONE INTRODUCTION

#### 1.1 Research Background

LTE which is denoted as Long Term Evolution was a project started in 2004 by telecommunication organization known as the Third Generation Partnership Project (3GPP) [1]. System Architecture Evolution (SAE) is the resultant of the development of the Third Generation (3G) packet core network evolution known as the Universal Mobile Telecommunication System (UMTS). Whereas UMTS is the evolution from the Global System for Mobile Communications (GSM). LTE is designed for a high speed wireless communication for mobile devices which is up to 10 times the speed of 3G networks. The objectives of LTE are to reduce latency, advanced user data rates, improved system capacity and coverage, better battery lifetime and reduced cost for the operator [1]. Basically, LTE offers greatly improved data rates, 100 Mbps for downlink and 50 Mbps for uplink while operating in different bandwidths ranging from 1.25 MHz up to 20 MHz [2]. Current studies have shown that in first quarter of 2016, the number of LTE subscriptions reached 7 billion and it is predicted to reach 3.5 billion by the end year of 2020 which founds about 35 per cent of the total mobile subscriptions [3].

The demand towards real-time services such as video messaging, audio and video streaming, mobile TV and gaming and non-real-time service such as web browsing, E-mail and file downloading is significantly increasing these days especially in wireless networks. As presented in the report by CISCO [4] starting 2016, the annual global IP traffic will exceed the zeta bytes (1000 exabytes) and by 2020, it will reach 2.3 zeta bytes per year.

Quality of Service (QoS) is the most important parameter in order to determine the service quality of the wireless network. Fulfilling the QoS requirements in wireless network is more challenging as compared to the wired networks. This is due to limited radio resources, the time-varying channel conditions and resource distribution among multiple users. Most mobile devices today support multimedia services and legacy mobile services such as voice, short messaging service (SMS) and multimedia messaging service (MMS). The availability of voice and data services now

1