## UNIVERSITI TEKNOLOGI MARA

# ENHANCED ACTIVE DISTURBANCE REJECTION CONTROLLER IN THE UNIFIED POWER QUALITY CONDITIONER FOR POWER QUALITY AND STABILITY IMPROVEMENT

### **YU YUTING**

Thesis submitted in fulfilment of the requirements for the degree of **Doctor of Philosophy** (Electrical Engineering)

**Faculty of Electrical Engineering** 

August 2025

### **ABSTRACT**

During national industrialization and urbanization, the power industry has advanced significantly. However, the extensive use of power electronic devices has led to a substantial increase in nonlinear loads in transmission, distribution, and power terminals. This has altered the current and voltage waveforms of the power grid, causing harmonic pollution and affecting its safe and stable operation. With the objective to promote complete power quality management theory and technology, this research focuses on the unified power quality conditioner (UPQC) in low-voltage distribution networks. In order to achieve novel outcomes, the research investigates important technologies such as detection, modulation, topology, modeling, and control. In order to analyze power flow and output voltage and current quality, it first looks at the UPQC structure and creates mathematical models for its series, shunt, and DC sides. Second, it examines the UPOC DC control module's voltage waveform when it is under PI control. The Active Disturbance Rejection Controller (ADRC) and super-twisting sliding mode controllers are intended to take the role of the DC module PI controller in order to lessen oscillation of the DC module output voltage. The compensation properties of UPQC under various controllers, as well as the oscillation of the intermediate DC voltage, are investigated and examined. Finally, this study offers a second- and third-order mixed generalized integrator (MSTOGI) that uses linear active disturbance rejection controller (LADRC) to efficiently reduce the detection delay for fundamental positive sequence components under non-ideal grid voltage settings. The MSTOGI-PLL based on LADRC achieves accurate phase locking under non-ideal grid conditions, ensuring unity power factor and improving waveform quality. Experimental results show that compared to PI-controlled MSTOGI-PLL and traditional Synchronous Reference Frame PLL (SRF-PLL), the LADRC-controlled MSTOGI-PLL significantly reduces the THD of load-side output current (47.5% lower than PI, 61% lower than SRF-PLL) and voltage (14.4% lower than PI, 83% lower than SRF-PLL).

### **ACKNOWLEDGEMENT**

Firstly, I wish to thank God for giving me the opportunity to embark on my PhD and for completing this long and challenging journey successfully. My gratitude and thanks go to my supervisor Prof Dr Muhammad Murtadha Othman and my co-supervisor Prof Ir Dr Ismail Musirin ,Prof Madya Dr Nur Ashida binti Salim for their continuous motivation, support and patience during my study.Kimi: Especially my supervisor Prof Dr Muhammad Murtadha Othman has always patiently encouraged me, helped me, and tolerated my shortcomings. At the beginning, my English expression was inaccurate. When I used translation software to express myself, the language was too direct and even impolite. My mentor patiently taught me, helped me, and often communicated with me, which greatly improved my language expression and writing. I am very grateful for this learning experience.

My appreciation goes to all staff of the School of Electrical Engineering paticularly, who provided the facilities and assistance during my phD study.

Finally, I would like to express my sincere gratitude to my family, especially to my mother and grandmother for their support, caring and patience. A special thank to my husband for his understanding and support. Finally, I would like to thank my little son. Although I did not have much time to accompany him and missed many wonderful moments of his growth during my doctoral studies, he still thinks that I am the best mother in the world. This piece of victory is dedicated to him.

# TABLE OF CONTENTS

|      |                                                    | Page  |
|------|----------------------------------------------------|-------|
| CON  | FIRMATION BY PANEL OF EXAMINERS                    | ii    |
| AUT  | 'HOR'S DECLARATION                                 | Hi    |
| ABS  | TRACT                                              | iv    |
| ACK  | NOWLEDGEMENT                                       | v     |
| TAB  | LE OF CONTENTS                                     | vi    |
| LIST | T OF TABLES                                        | X     |
| LIST | T OF FIGURES                                       | xi    |
| LIST | T OF ABBREVIATIONS                                 | xviii |
| LIST | T OF SYMBOLS                                       | xxi   |
| СНА  | APTER 1 INTRODUCTION                               | 1     |
| 1.1  | Research Background                                | 1     |
| 1.2  | Motivation for This Work                           | 1     |
| 1.3  | Problem Statement                                  | 2     |
| 1.4  | Research Objectives                                | 4     |
| 1.5  | Scope and Limitation                               | 4     |
| 1.6  | Significance of Study                              | 5     |
| 1.7  | Thesis Layout                                      | 5     |
| СНА  | APTER 2 LITERATURE REVIEW                          | 7     |
| 2.1  | Research on the Current Status of UPQC Application | 14    |
|      | 2.1.1 Distributed Generation and Microgrids        | 15    |
|      | 2.1.2 Uninterruptible Power Supply                 | 17    |
|      | 2.1.3 Electric vehicle charging stations           | 19    |
|      | 2.1.4 Between Different Distribution Networks      | 19    |
|      | 2.1.5 A Single-Phase to Three-Phase UPQC           | 21    |
| 2.2  | Current status of UPQC topology research           | 22    |
|      | 2.2.1 Nine switch type UPQC                        | 22    |
|      | 2.2.2 Ten switch type UPQC                         | 23    |
|      | 2.2.3 MMC type UPQC                                | 24    |

# CHAPTER 1 INTRODUCTION

### 1.1 Research Background

In today's world, the foundation of economic growth is electricity. Modern power networks face numerous obstacles and challenges due to the ongoing development of new technologies, the ongoing advancement of information technology, and the growing prominence of energy and environmental concerns. Specifically, a great deal of contemporary power electronic equipment, including motor equipment with variable frequency speed regulation, high-performance computers, precision medical devices, and various smart home consumer electronics, have ever-higher demands for power quality in order to meet the demands of life and production. With the widespread use of distributed power sources and the ongoing improvement in the penetration rate of new energy sources like solar and wind power, the distribution network—an essential component of the power grid—has gained prominence.

The power market prioritizes the power quality requirements of power users, so a power quality problem is defined as: "Any power quality problem manifests itself as deviations in voltage, current, and frequency, resulting in damage to power user equipment or abnormal operation." The widespread employment of various nonlinear loads has led to an increase in the occurrence of power quality issues. To improve the efficiency of the power system, many power electronic devices have been used, such as high-efficiency variable frequency speed control systems, switching power supplies, and so on., in addition to large-capacity uncontrolled rectifier equipment. The use of these nonlinear loads has generated a substantial amount of unexpected current harmonics and voltage harmonics in the power system, thereby affecting the regular running of the load.

### 1.2 Motivation for This Work

This study focuses on UPQC inside a three-phase three-wire power system and seeks to enhance its compensatory capability during disturbances.