# DEVELOPMENT OF STATIC VAR COMPENSATOR CONTROLLER FOR EXPERIMENTAL PURPOSES

Thesis presented in partial fulfilment for the award of the Advanced Diploma in Electrical Engineering of INSTITUT TEKNOLOGI MARA



NOR AZMI BIN OMAR Department of Electrical Engineering INSTITUT TEKNOLOGI MARA 40450 Shah Alam, Malaysia JUNE 1995

### ACKNOWLEDGEMENT

In the name of ALLAH, the Beneficent and the Merciful. It is with the deepest sense of gratitude to the Al-Mighty ALLAH who gives me strength and ability to complete this project and report as it is today.

The development of this project was carried out with guidance and advice by my supervisor En. Mohamad Aris bin Ramlan and my grateful thanks are due to him. I owe a great debt of gratitude to him, without whose guidance this project could not have been completed.

I would like also to express my appreciation and gratitude to the Project Coodinator, En. Ismail Musirin, all Electrical Research and Development Laboratory lecturers and technicians for their help and advice. Finally, I would like to express my appreciation to all friends and whatever parties who have involved directly or indirectly that are not mentioned here for their cooperations and understandings throughout the development of this project.

#### NOR AZMI BIN OMAR

### ABSTRACT

This project is a development of a computer controlled static Var compensator (SVC) for educational experimental purposes. The system developed, uses fixed capacitor banks as available in the power laboratory incorporated with a newly constructed thyristor controlled reactors (FC-TCR) for reactive compensation experiments. It can simulate a fluctuation of terminal voltage subject to load variations and improves power factor of the supply system. The controller makes use of a personal computer driven by software written in Quick-Basic. Through continuous development this could be extended to incorporate other features such as various control configurations as discussed in the work of Chang et al[4], allowing flexibility in experimentation that could be carried out by students to enhance the study of reactive compensation. The control circuit detects the zero-crossing of each line-to-line voltage waveform and upon receiving voltage signal from digital to analog converter (DAC), generates the controlled gating pulses for the triggering hardware. The thyristors used are back to back pairs and the conduction angles of all the thyristors are the same and vary accordingly with the serial command signal from the computer. Upon conduction thyristor controlled reactors generate a desirable variable susceptances required for compensating. A feedback circuit is also developed to stabilise the SVC system as it is inherently tolerant to changes in the control element as well as the controlled system and can be made very accurate.

ii

# DEVELOPMENT OF STATIC VAR COMPENSATOR CONTROLLER FOR EXPERIMENTAL PURPOSES

# **CONTENTS**

# Page No

| Acknow      | wledgement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | i   |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Abstrac     | ət                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ii  |
| Contents    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | iii |
| CHAP        | edgement i   iii ii   iii iii   iiii iii   iiii iii   iiii iii   iiii iiii   iiiiiii iiii   iiiiiiii iiii |     |
| 1.          | Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1   |
| CHAP        | TER 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |
| 2.          | Theory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3   |
| <b>2</b> .1 | Fundamental of Load Compensation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3   |
| 2.2         | 2 Fixed Capacitor, Thyristor-controlled Reactor Type Var Compensator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8   |
| CHAPTER 3   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 3.          | Principle of Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10  |
| 3.1         | Operation of Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10  |
| 3.2         | 2 Compensator Scheme                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 12  |
| 3.3         | 3 Compensator Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 13  |
| CHAP'       | TER 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |
| 4.          | Hardware Development                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 14  |
| 4.          | l Serial Input-output (I/O) Interface Card                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 14  |

### **CHAPTER 1**

#### 1. INTRODUCTION

The SVC system is used in utility applications to support the voltage of transmission lines during disturbances of both load and generation. These disturbances are normally due to large fluctuation and high demand of reactive power by industrial consumers such as the steel industries. The support voltage is achieved by the rapid control of the SVC reactance to supply the required reactive power demand. Thereby, the reactive current flow is reduced and controlled in the transmission lines.

The ability of SVC to provide dynamic compensation enables the transient stability limit of the ac power system to be increased. Dynamic compensation decreases terminal voltage fluctuation during load variations and limits the occurrence of overvoltages following large disturbances.

The usual scheme of SVC used is thyristor-controlled reactors in conjunction with a fixed or conventionally switched capacitor (FC-TCR scheme)[2]. Firing circuit for phase angle control ( $0 < \alpha < 180^{\circ}$ ) is used to control the firing angle of the thyristors to generate the required reactive power. In practice, the fixed capacitor is usually substituted by a filter network that has the required capacitive impedance at the

1