### DESIGN AND ANALYSIS OF FULLY DIFFERENTIAL CMOS LNA FOR 3.1-10.6GHz UWB COMMUNICATIONS SYSTEMS

# Project report presented in the partial fulfillment for the award of the Bachelor of Electrical Engineering (Hons)

## **UNIVERSITI TEKNOLOGI MARA**



NOORINANI BINTI TAIB

2007270744

FACULTY OF ELECTRICAL ENGINEERING UNIVERSITI TEKNOLOGI MARA 40450 SHAH ALAM, SELANGOR

#### ACKNOWLEDGMENT

All praise is to Allah S.W.T., lord of the Universe, A praise befits His might and suffices. His Grace, peace and blessing be upon His generous Messenger, his family and companions, for giving the strength to complete this thesis.

First and foremost, I would like to express my deepest gratitude and appreciation to my project supervisor, Puan Maizan binti Muhamad for her attention, professional guidance, continues comments and generous advices throughout preparing this project and thesis. Secondly, a big thankful to Mr. Hafizi and Miss Nuha who is the supporting staff from CEDEC USM for helping with simulation for the circuit.

Next, I would like to thank my family, especially my father, Taib bin Adam, my mother, ny sisters and my brothers, for their entire support and encouragement during this project.

I would also like to dedicate a warm thank you to my friends who always be with me during and share an experience during a period of doing this project.

Lats but not least, I would like to express my sincere gratitude to all the Universiti Teknologi MARA Lecturers, staffs, students and to those who are involved directly and indirectly in completing this thesis and my studies here. They are highly appreciated and forever will be honored.

#### ABSTRACT

In this thesis, a CMOS Ultra-wideband (UWB) Low Noise Amplifier (LNA) was designed and simulated. In the design, specific architecture decisions were made in consideration. An ultra-wideband (UWB) 3.1-10.6GHz low noise amplifier adopts cross-coupling common-gate (CG) topology is presented in this thesis. Inductive series-peaking is used for the LNA to obtain broadband flat gain in the whole 3.1-10.6GHz band. Designed in a commercial 0.18µm CMOS technology, the LNA achieves an noise figure of 3.1-4.7 dB, an input return loss (S11) of less than -10dB, an S21 of 10.3dB and input 3<sup>rd</sup> interception point (IIP3) of -5.1dBm, while the power supply is 1.8V.

.

# CONTENTS

| LETTER OF APPROVAL             | Page<br>ii |
|--------------------------------|------------|
| DECLARATION                    | iii        |
| DEDICATION                     | iv         |
| ACKNOWLEDGMENT                 | V          |
| ABSTRACT                       | vi         |
| CONTENTS                       | vii        |
| LIST OF TABLES                 | ix         |
| LIST OF FIGURES                | х          |
| LIST OF SYMBOLS                | xi         |
| CHAPTER 1 INTRODUCTION         |            |
| 1.1 Overview                   | 1          |
| 1.2 Problem Statement          | 1          |
| 1.3 Objective                  | 1          |
| 1.4 Scope of Work              | 2          |
| 1.5 Organization of the Thesis | 2          |

-

## **CHAPTER 1**

### **INTRODUCTION**

#### **1.1 OVERVIEW**

The main task of this project is to concentrate on the analysis of optimization of low noise amplifier (LNA) for ultra-wide-band (UWB) communication systems in order to compare the performance with other topologies. The analysis of the circuit will involve simulation in the other words it is very time consuming process.

#### **1.2 PROBLEM STATEMENT**

This project is based on software development and the learning outcome is the ability to design the circuit as a basic for optimization and also has the ability to design due to the appropriate applications.

#### **1.3 OBJECTIVE**

The objective of this project:

~

- To use CADENCE as tool for circuit analysis.
- To compare the performance of the UWB circuit as a basis for analysis.
- To design an UWB LNA to achieves good input matching, low noise figure and high linearity.