## DEVELOPMENT OF DIGITAL CMOS RING OSCILLATOR INTEGRATED CIRCUIT DESIGN

By

### YUSLIZA BINTI MOHD YUSOFF Faculty of Electrical Engineering UNIVERSITI TEKNOLOGI MARA 40450 Shah Alam, Selangor Malaysia

A dissertation submitted to the Faculty of Electrical Engineering, Universiti Teknologi MARA in partial satisfaction of the requirements for the degree of Bachelor in Electrical Engineering (Hons) (Electronics)

Approved by:

Wan Fazlida Hanim bt Abdullah Project Supervisor Date

### ACKNOWLEDGEMENT

In the name of Allah S.W.T., the Most Gracious, Most Merciful and Most Beneficent. I would like to express my gratitude to my supervisor, Pn. Wan Fazlida Hanim Abdullah for her kindness, support and guidance in completing this thesis.

I am also grateful to Pn. Shelida Salleh and Library Development Group in MIMOS Berhad for providing me equipment and give me with valuable tips along the way. I also would like to thank my beloved parent, Mohd Yusoff bin Saud and Siti Dauyah binti Lazim and all my family, who gave me their warm and loving, support and understanding my education at UiTM.

Last but not least, I indebted to the various help and discussions offered by my fellow friends.

Thank you very much. May Allah bless to all of you.

Yusliza Binti Mohd Yusoff Faculty of Electrical Engineering UNIVERSITI TEKNOLOGI MARA Shah Alam, Selangor

### ABSTRACT

This thesis presents the design of a digital Complementary Metal Oxide Semiconductor (CMOS) technology process of ring oscillator circuit. Full custom design flow is implemented in which the design starts with schematic entry followed by simulation for characterization purpose and validation. The IC layout of the ring oscillator is achieved along with the post layout simulation and layout verification. The designed ring oscillator is simulated to determine the functionality and performance.

The design is using 0.5um CMOS technology by MIMOS Berhad and consists of five types of design. Furthermore, the MOSFETs' W/L factor of the ring oscillator circuit also contributes to the characteristics improvement. Different value of MOSFETs widths affected the performance of delay and also noise margin.

The important characteristic of ring oscillator circuit is delay and oscillation frequency. For future development, I have to develop the smaller number of delay with considering MOSFET's W/L in order to get the faster performance of ring oscillator.

# **TABLE OF CONTENTS**

| Title             | i    |
|-------------------|------|
| Declaration       | ii   |
| Acknowledgement   | iii  |
| Abstract          | iv   |
| Table of Contents | v    |
| List of Figures   | viii |
| List of Tables    | х    |
| Abbreviation      | xi   |
|                   |      |

# CHAPTER

### PAGE

| 1. | INTRODUCTION                               | 1  |
|----|--------------------------------------------|----|
|    | 1.1. Introduction                          | 1  |
|    | 1.2. Objective                             | 2  |
|    | 1.3. Scope of Project                      | 2  |
|    | 1.4. Organization of the Thesis            | 3  |
| 2. | LITERATURE REVIEW                          | 4  |
|    | 2.1. Introduction of CMOS Ring Oscillator  | 4  |
|    | 2.2. CMOS Logic: The Inverter              | 5  |
|    | 2.3. Voltage Transfer Characteristic (VTC) | 7  |
|    | 2.4. Noise Margin                          | 8  |
|    | 2.5. Propagation Delay                     | 10 |
| 3. | DESIGN METHODOLOGY                         | 12 |
|    | 3.1. Flowchart of Project                  | 12 |
|    | 3.2. Flowchart of Design                   | 14 |
|    | 3.3. Tools                                 | 16 |
|    | 3.3.1. Tool: HSPICE Simulator              | 16 |

# CHAPTER 1 INTRODUCTION

#### **1.1 INTRODUCTION**

Ring oscillators are commonly used in measuring delays in various circuits as well as other applications including an internally generated clock source or as a stage in complex systems such as Voltage Controlled Oscillator (VCO) or Phase Locked Loop (PLL). In order to drive a CMOS inverter, the value of N must be an odd number; otherwise a latch forms and hangs at either high or low. As a result of having an odd number of inverters, the ring oscillator does not contain a stable operating point and thus oscillates, making it the ideal circuit for measuring delays.

The issue that must be considered when simulating ring oscillator is necessary to manually start the oscillation. It is because a ring oscillator circuit does not have a stable operating point and the circuit does not drift away from an equilibrium point unless it is perturbed. So, a better approach for designing this circuit is used an initial condition to set on of the nodes in the ring to either ground or to the supply voltage. The actual value used for the initial condition is not very important as long as it is in the normal operating range and it is sufficiently far from equilibrium point. In addition, using initial condition has the advantage of not adding any new components to the circuit.

The consideration taking for designed this circuit is the delay after simulation and after layout. It must follow the specification of MIMOS technology in order to make it operate successfully. The five types of design are tested and simulated using H-SPICE and layout using Tanner EDA.

In order to analyses the circuit performance of CMOS ring oscillator, this term's of thesis explores creating schematics and layouts of inverters, ring oscillators, and test circuit as well as simulating transient responses of the test circuit with respect to the