## **UNIVERSITI TEKNOLOGI MARA**

# DESIGN OF SERIAL PERIPHERAL INTERFACE WITH FLEXIBLE MODES AND FREQUENCY FOR ADVANCED MICROCONTROLLER BUS ARCHITECTURE-ADVANCED PERIPHERAL BUS INTERFACE

## **MUHAMMAD HAFEEZ BIN SABPARIE**

Thesis submitted in fulfillment of the requirements for the degree of Master of Science Electrical Engineering

**Faculty of Engineering** 

September 2022

#### ABSTRACT

The model and design of the intellectual property (IP) core of serial peripheral interface (SPI) with Advanced Microcontroller Bus Architecture (AMBA) - Advanced Peripheral Bus (APB) interfacing are presented. The objectives of the project are to model and design a SPI that is interfacing with IP core of APB for sending and receiving data from a single slave to model APB-SPI controller with controllable data and designed with maximum operating frequency of 16 MHz and flexibility in all four clocking modes and finally to synthesize and validate the model of the SPI design. For this work, research regarding interfacing SPI with another core and designing the SPI itself is essential for the project. The design and simulation of SPI master and slave is based on Verilog coding. The Verilog code is the main language that is use for designing and running simulations for this project. SPI is one of the commonly used serial protocols that can send or receive data from a single or multi-slave. Due to proliferation of communication protocols and requirement of flexibility in communication, this work shows how an architecture of APB-SPI controller with controllable data width and an operating frequency of 16MHz is designed. The SPI is simulated, verified, synthesized, carry a layout design and routed using tools such from the electronic design automation (EDA) tools which is Synopsys, simulation software which are ModelSim and Quartus prime lite. The design and implementation of SPI model interface is targeted to be used in Low Power Wireless Microcontroller Unit and its specification is based on Nordic Wireless RF System on Chip. The modes of SPI also play important role in this work where this protocol can run through four modes that corresponds to four possible clocking configurations. The results showed that the core of SPI was successfully modelled and designed with maximum operating frequency of 16 MHz and flexibility in all four clocking modes. The ASIC design of this work consumed an area of 27750 μm2 and a power of 47.12μW by using Silterra 0.18μm for future fabrication CMOS process.

## ACKNOWLEDGEMENT

First and foremost, I would like to thank Allah S.W.T for giving me the chance to pursue and further my study in this master program and giving me the opportunity to embark on this amazing long, hard and challenging journey. It has been such a challenging journey, but Alhamdulillah I have been able to complete this task that has been given to me successfully. My gratitude and thanks go to my supervisor Assoc. Prof Dr. Azilah Saparon, and co-supervisor Dr. Emillia Noorsal and Dr. Suhana Sulaiman for providing me with everything I needed to finish this research study. They helped me during tough times, whenever I wanted to give up, they pushed me through, I can not express enough on how much I feel thankful for their unconditional time and motivation. Other than that they taught me so much not only in term of studying and finishing my master, but also they taught me how to stay strong and become a better version of myself. I have been so fortunate to be able to work with an amazing supervisor Assoc. Prof Dr. Azilah Saparon, and co-supervisor Dr. Emillia Noorsal and Dr. Suhana Sulaiman, they are one of the most intelligent human beings I have ever encounter and always strives to go above and beyond. They have faced so many challenges with me and my research yet has found a way to power through them with a smile and a positive attitude. It is a pleasure working with them and I know they will go on to do great things in the field of research in the future. It is with the enthusiasm and ingenuity of the lecturers that SPI research happens. Without them, I would have not been able to finish my study. During this time, I salute my supervisors and co supervisors and acknowledge them all in moving science forward despite challenging conditions.

My appreciation goes to the person who the UITM lab technicians that often assist me and provide the facilities during my days in the lab. Special thanks to my colleagues and friends for helping me in this wonderful project.

Finally, I would like to dedicate this thesis and this master research study to both of my mother and father for the vision and determination to educate me and push me to further my study. Alhamdulillah for everything and I feel grateful for all the people who provide me with everything to complete my master research study, I would have never been able to complete this alone. Getting parents like you by my side makes me what I am today. Thank you so much for supporting me unconditionally. God has blessed us in so many ways, but the biggest of them all is our parents. They deserve the best from us always. Thank you for helping me to shape my life with positivity and passion. Without you, I'd never been the person I am today. I'm a proud son. Thank you is a very small phrase to convey my gratitude towards you, but I am still using it to say how lucky I am to be raised by you. The sacrifices you've made for me are beyond any description. Thank you, my beloveds. I hope to make you proud someday. You are not only great parents but also the greatest people I've ever known. Dear parents, thank you for all the love and support. No amount of words will be enough to tell how grateful I am to you. Thank you for everything you've done for me.

# **TABLE OF CONTENTS**

| CON                                                                                   | FIRMA                 | ATION BY PANEL OF EXAMINERS          | ii  |
|---------------------------------------------------------------------------------------|-----------------------|--------------------------------------|-----|
| AUTHOR'S DECLARATION                                                                  |                       |                                      | iii |
| ABSTRACT<br>ACKNOWLEDGEMENT<br>TABLE OF CONTENTS<br>LIST OF TABLES<br>LIST OF FIGURES |                       |                                      | iv  |
|                                                                                       |                       |                                      | v   |
|                                                                                       |                       |                                      | vi  |
|                                                                                       |                       |                                      | ix  |
|                                                                                       |                       |                                      | x   |
| LIST                                                                                  | OF SY                 | MBOLS                                | xii |
| LIST                                                                                  | xiii                  |                                      |     |
|                                                                                       |                       |                                      |     |
| CHA                                                                                   | PTER (                | ONE: INTRODUCTION                    | 1   |
| 1.1                                                                                   | Resea                 | rch Background                       | 1   |
| 1.2                                                                                   | Proble                | em Statement                         | 3   |
| 1.3                                                                                   | Objec                 | tives                                | 4   |
| 1.4                                                                                   | Scope                 | e and Significance of Study          | 4   |
| 1.5                                                                                   | Thesis                | s Organization                       | 5   |
| СНА                                                                                   | PTER                  | TWO: LITERATURE REVIEW               | 7   |
| 1.6                                                                                   | Introd                | luction                              | 7   |
| 1.7                                                                                   | SoC A                 | And Bus Protocols.                   | 7   |
| 1.8                                                                                   | SPI Protocols         |                                      | 8   |
|                                                                                       | 1.8.1                 | Functional Description               | 9   |
|                                                                                       | 1.8.2                 | SPI Data Transmission                | 10  |
|                                                                                       | 1.8.3                 | Key Features of SPI                  | 14  |
| 1.9                                                                                   | Implementation of SPI |                                      | 17  |
|                                                                                       | 1.9.1                 | Implementation of SPI-APB            | 19  |
|                                                                                       | 1.9.2                 | SPI Applications                     | 20  |
| 1.10                                                                                  | Summ                  | nary for Serial Peripheral Interface | 22  |

| СНА  | 25                                |    |
|------|-----------------------------------|----|
| 1.11 | Introduction                      | 25 |
| 1.12 | Description of the Methodology    | 25 |
| 1.13 | SPI Architecture                  | 27 |
| 1.14 | SPI Design & Modelling            | 28 |
|      | 1.14.1 SPI Master Controller      | 28 |
|      | 1.14.2 Control Register           | 29 |
|      | 1.14.3 Status Register            | 30 |
|      | 1.14.4 Clock Generator            | 31 |
|      | 1.14.5 SPI Testbench              | 33 |
| 1.15 | Simulation and Validation Process | 33 |
| 1.16 | ASIC Design Process               | 34 |

| CHAPTER FOUR: RESULTS AND DISCUSSION ON THE SPI DESIGN. |                                                                   |    |
|---------------------------------------------------------|-------------------------------------------------------------------|----|
| 1.17                                                    | Introduction                                                      | 36 |
| 1.18                                                    | SPI Master Controller Results                                     | 36 |
| 1.19                                                    | Integration of SPI - APB interface with Clock Generator and Slave | 40 |
| 1.20                                                    | Clock Generator Results                                           | 41 |
| 1.21                                                    | Results of Multi-Modes SPI                                        | 42 |
|                                                         | 1.21.1 Mode 0                                                     | 42 |
|                                                         | 1.21.2 Mode 1                                                     | 43 |
|                                                         | 1.21.3 Mode 2                                                     | 44 |
|                                                         | 1.21.4 Mode 3                                                     | 45 |
| 1.22                                                    | Design Compiler (Dc) Analysis Results                             | 46 |
|                                                         | 1.22.1 Block Diagram of the SPI using DC                          | 46 |
|                                                         | 1.22.2 Report Scripts from The Design Compiler.                   | 48 |
| 1.23                                                    | Synopsys Astro Results                                            | 52 |