### Mohammad Arif Sobhan Bhuiyan and

Universiti Kebangsaan Malaysia mamun.reaz@gmail.com

#### Zainal Abidin Nordin

Universiti Kebangsaan Malaysia

#### Mamun Bin Ibne Reaz

Universiti Kebangsaan Malaysia

### ABSTRACT

A compact and power efficient high performance Voltage Controlled Oscillator (VCO) is a must in analog and digital circuits especially in the communication system. But the best trade-off among the performance parameters is a challenge for researchers. In this paper, a design of a compact 3-stage differential voltage controlled ring oscillator (VCRO) with low phase noise, low power and higher tuning bandwidth is proposed in 0.18µm CMOS technology. The VCRO is designed with symmetric load and positive feedback techniques to achieve higher gain and minimum delay. The proposed VCRO can operate at tuning range of 3.9-5.0 GHz at 1.6V supply voltage. The circuit consumes only 1.0757 mW of power and produces -129dbc/Hz. The total active area of the proposed VCRO is only (11.74 x 37.73)  $\mu$ m2. Such a VCO can be the best choice for compact and low-power RF applications.

Key Words: CMOS, VCO, VCRO, Oscillator.

# INTRODUCTION

Voltage controlled oscillator with low power, low phase noise and wide range of tuning frequency is widely used in various applications especially in the field of wireless communication system. A variety of technologies such as BiCMOS, SiGe, CMOS, InP, GaAs etc. has been used to fabricate VCOs. Among the all, CMOS has been dominated nearly three decades because of its rapid advancements and continual downscaling (Jalil et al., 2013; Kader et al., 2012; Sallah et Al., 2012). This enabled the researchers to design low-cost small-size VCOs with higher frequency, lower power and lower phase noise parameters for different applications such as RFID, WLAN, Zigbee, Bluetooth etc. (Uddin et al., 2013; Yasin et al., 2006; Khaw et al., 2004; Rahman et al., 2010). However, designing a low power and a low phase noise VCO is still a challenge faced by the semiconductor industries due to trade-offs among the core performance parameters such as phase noise, power consumption, circuit speed, chip area, tuning frequency, stability etc. (Jalil et al., 2012; Saini, 2013).

There are mainly two types of VCOs utilized in different applications; inductancecapacitance (LC-tank) oscillators that generates harmonics oscillation and ring oscillators for relaxation oscillation wave. LC oscillators are typically used in wireless transceivers due to their higher linearity and good phase noise performance (Ghonondi and Naimi, 2011). However, this type of VCO exhibits relatively narrow tuning range, which further decreases with the supply voltage (Arakali et al., 2009). The main disadvantage of the designs is it requires a large chip area and suffers from substrate losses because of high conductivity of the substrate regardless of scaling (Tanabe et al., 2011). Therefore, to overcome the design limitations of LC oscillators in CMOS, ring type VCOs are introduced. In contrast, ring type VCO (VCRO) offers a wider tuning range, lower power, smaller size and lower cost design (Jalil et al., 2012). Moreover, VCRO is easy to integrate with other circuits which makes it appropriate for many applications. A typical ring oscillator consists of a number of inverting amplifiers or delay stages coupled in a positive feedback loop as shown in Fig. 1. In order to achieve an oscillation, the circuit must provide a phase shift of  $2\pi$  and have a unity voltage gain at the oscillation frequency (Docking and Sachdev, 2003). Differential configuration of VCRO is preferred to single ended topology for better stability at high frequencies, common-mode rejection of supply and substrate noise performance (Toh and McNeill, 2003).



Fig. 1. Differential Delay Stage Configuration.

A differential VCRO which made of a number N of delay cells will oscillate at a frequency (fosc) given by,

$$f_o = \frac{I_{ss}}{2NV_{sw}C_L} \tag{1}$$

where the CL is the total equivalent capacitance of the load, VSW is the maximum single ended voltage swing at the output of each delay cell.

The total power consumption for a differential ring oscillator can be represented as

$$P = NV_{DD}I$$
 (2)

where VDD is the supply voltage of the VCRO.

#### TeSSHI 2014 / eProceedings

In this paper, a design of a compact 3-stage differential voltage controlled ring oscillator (VCRO) with low phase noise, low power and higher tuning bandwidth is proposed in 0.18µm CMOS technology. The VCRO is designed with symmetric load and positive feedback techniques to achieve higher gain and minimum delay. Such a VCRO will be very useful for RF transceivers for various applications.

## METHODOLOGY

The proposed VCRO is designed in 0.18  $\mu$ m CMOS technology by using Mentor Graphics IC Design environment. The differential configuration is chosen so that the oscillation frequency could be increased and at the same time reduce the power consumption. By minimizing the number of stages, the circuit's power consumption can be reduced significantly. The challenging part in designing a VCRO circuit is to design a circuit that can achieve the best parameter of oscillation frequency, power consumption and noise phase performances without compromise the quality of the VCO.

The basic structure of delay cell used in this study is based on the delay cell designed by (Kim et el., 2013). The VCRO utilizes 4 stages of delay cells and operates from 485.7 to 1011.6 MHz with very small power consumption of 10 mW. The reference delay cell is shown in Fig. 2. In this work, the load circuit of the delay cell is modified to use a symmetric load configuration. This helped to reduce the number of transistors used in the schematic circuit. The delay cell with symmetric load can improved the linearity of the load thus improves the power supply rejection ratio. Both transistors in the symmetric configuration will swing from the linear region to the saturation mode based on the control voltage (Tuan et al., 2008).

Cao et el. (2009) suggested positive partial feedback technique to provide the necessary bias condition for the oscillation of the circuit (Tuan et al., 2008). This technique helps to increase the effective transconductance of the circuit which in turn results increased gain but maintains the same total power levels compared to a conventional delay cell. The delay cell, with positive partial feedback consisting of transistors MN3 and MN4, is shown in Fig. 3.

Thabet et el. (2011) used the same feedback method in their VCRO circuit. The positive feedback was added to the full differential CMOS amplifier in order to reduce the delay period so that the overall speed of circuit operation can be improved (Thabet et el. 2011). The delay cell with positive feedback circuit is shown in Fig. 4.



Fig. 2. Basic Structure of a Delay Cell (Kim et al., 2013).

5- 6 November 2014, One Helang Hotel, Langkawi / eISBN 9789670314198



Fig. 3. Delay Cell with Partial Feedback (Tuan et al., 2008).



### Fig. 4. Delay Cell Design with Positive Feedback (Thabet et el. 2011).

Based on the research made earlier, a modified positive feedback element is introduced in the basic circuit to increase the circuit gain and overall circuit speed. The proposed delay cell will consist of four pMOS and four nMOS transistors. Each delay cell will have 2 outputs; Output1 and Output2, which located at the end of positive feedback circuit. There will be 2 inputs to drive the symmetric load circuit, which are 1L and 1R. Another 2 inputs, 2L and 2R will be on the bias circuit. The proposed delay cell and the differential configuration of the delay cell are shown in Fig. 5 and Fig. 6 respectively. The stick diagram for the proposed delay cell is shown in Fig. 7.



Fig. 5. Proposed Delay Cell Structure.



Fig. 6. Proposed 3 Delay Cell Configuration.



Fig. 7. Proposed Delay Cell Structure.

# **RESULTS AND DISCUSSION**

The proposed VCRO for RF applications is designed and simulated in 0.18- $\mu$ m CMOS process. Design Architect (DA-IC) and IC station tools of Mentor graphics are used to measure the performance of the oscillator. In this study tuning range, phase noise and power dissipation of the oscillator at different supply voltage and control voltage are evaluated.



Fig. 8. Different Output for VDD of 1.6V and 2.3V.

The output waveform of the proposed VCO for supply voltage (VDD) 1.6 v and 2.3 v is illustrated in Fig. 8. From this figure it is evident that the proposed VCRO produce better waveform for 1.6V supply compared to 2.3V supply although the frequency of oscillation are different. For 1.6V supply, the VCRO produces 5- 6 November 2014, One Helang Hotel, Langkawi / elSBN 9789670314198 3.95GHz while for 2.3V it produces 7.65GHz frequency signal. Even though the frequency is lower, the output at low supply voltage is better in shape but it experiences slight jitter in the waveform. The operating temperature of the circuit was set to 27oC.

| Vdd | Vcttl | Frequency | cy Power Consumption |  |  |
|-----|-------|-----------|----------------------|--|--|
| (V) | (V)   | (GHz)     | (mW)                 |  |  |
| 1.6 | 1.6   | 3.955     | 1.0757               |  |  |
| 1.6 | 1.8   | 4.424     | 1.0757               |  |  |
| 1.6 | 2.0   | 5.076     | 1.0757               |  |  |
| 1.8 | 1.8   | 4.487     | 1.575                |  |  |
| 2.0 | 1.8   | 5.340     | 2.1806               |  |  |
| 2.0 | 2.0   | 5.361     | 2.1806               |  |  |
| 2.2 | 1.6   | 7.268     | 2.959                |  |  |
| 2.2 | 1.8   | 6.318     | 2.959                |  |  |
| 2.2 | 2.0   | 4.912     | 2.959                |  |  |
| 2.3 | 1.6   | 7.654     | 3.3639               |  |  |

#### Table 1 Frequency and Power Consumption with Different VDD

In order to validate the oscillator for wide frequency range as well as to analyze the effect of different voltages on frequency and power consumption of the circuit, it is simulated with different values of VDD and VCtrl. The complete result is accumulated in Table I. From Table 1, it is clear that the higher the VDD, the higher is the power consumed by the VCRO. On the other hand, the power dissipation is independent of VCtrl. The frequency of oscillation can be increased with the increased value of VCtrl but the power dissipation of the circuit remains the same. The optimum range frequency for lowest power consumption is between 3.9 - 5.0 GHz at 1.6V power supply. The performance parameters of the VCO are summarized in the Table II.

### Table 2 Summary of the Parameters of Proposed VCRO

| Parameters           | Value                         |  |  |  |
|----------------------|-------------------------------|--|--|--|
| Technology           | 0.18 um CMOS                  |  |  |  |
| Delay Stage          | 3                             |  |  |  |
| Operation Mode       | Differential                  |  |  |  |
| Supply Voltage       | 1.6                           |  |  |  |
| Power Consumption    | 1.0757 mW                     |  |  |  |
| Tuning Range         | 3.9 – 5.0 GHz                 |  |  |  |
| Phase Noise (dBc/Hz) | -129                          |  |  |  |
| Area                 | 11.74 x 37.73 um <sup>2</sup> |  |  |  |
|                      |                               |  |  |  |



Fig. 9. Layout of a Single Delay Cell.



Fig. 10. Layout of Three Stage Delay Cell.

The performance comparison of this VCO with previously reported VCOs are given in Table III. The proposed VCRO exhibits almost 90% less power consumption compared to the reference circuit (Kim et al., 2013). The phase noise is lower and the tuning range is also found bigger compared to reference. The total chip area of this VCO is the smallest. All these desired parameters are compensated with higher supply voltage of 1.6 V. The layout of a single delay cell and the complete layout of the VCO are shown in Fig. 9 and Fig. 10, respectively. Total area of the proposed 3-delay cell is only 11.74 x 37.73  $\mu$ m2 which is the smallest. Such a VCO can be the best choice for compact and low-power RF applications. Table 3 Performance Comparison of Voltage Control Ring Oscillator

| table of entermance comparison of terrage contact range contact |              |            |            |              |            |         |  |  |  |  |
|-----------------------------------------------------------------|--------------|------------|------------|--------------|------------|---------|--|--|--|--|
| Mode                                                            | (Kim et al., | (Tuan et   | (Thabet et | (Raman and   | (Jalil et  | This    |  |  |  |  |
|                                                                 | 2013)        | al., 2008) | el. 2011)  | Sarin, 2013) | al., 2013) | work    |  |  |  |  |
| Technology (µm)                                                 | 0.065        | 0.065      | 0.35       | 0.18         | 0.18       | 0.18    |  |  |  |  |
| Number of delay stages                                          | 4            | 2          | 3          | 3            | 3          | 3       |  |  |  |  |
| Supply Voltage (V)                                              | 1.0          | 0.6        | 3.3        | 1.8          | 1.8        | 1.6     |  |  |  |  |
| Tuning range (GHz)                                              | 0.48-1.01    | 0.3-0.9    | 0.4-1.1    | 1.3 - 5.7    | 2.36-2.85  | 3.9-5.0 |  |  |  |  |
| Power (mW)                                                      | 10           | 0.212      | 7.48       | 0.51         | 6.99       | 1.07    |  |  |  |  |
| Phase noise (dBc/Hz)                                            | -110         | -132       | -126       | -            | -112       | -129    |  |  |  |  |
| Area (mm <sup>2</sup> )                                         | 0.022        | -          | 0.235      | -            | 0.003      | 0 00004 |  |  |  |  |

# CONCLUSION

A modified 3-stage differential voltage controlled ring oscillator with low power, low phase noise and higher tuning frequency range has been proposed using 0.18um CMOS technology. A symmetric load with low phase noise characteristic is applied on the proposed VCRO. A positive feedback is implemented on the circuit to minimize the delay time thus speed up the overall circuit operation's timing. The result indicates the VCRO be able to operate at tuning range of 3.9-5.0 GHz at 1.6V supply voltage. The circuit consumes 1.0757 mW of power and produces -129dbc/Hz of phase noise. The total active area of the proposed VCRO is 11.74 x 37.73  $\mu$ m2. The proposed VCRO is able to operate at wider frequency range and at low supply voltage at lower power consumption.

#### REFERENCES

- Arakali, A., S. Gondi, and P. K. Hanumolu, "Low-power supply-regulation techniques for ring oscillators in phase-locked loops using a split-tuned architecture," Solid-State Circuits, IEEE Journal of, vol. 44, pp. 2169-2181, 2009.
- Docking S., and M. Sachdev, "A method to derive an equation for the oscillation frequency of a ring oscillator," Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on, vol. 50, pp. 259-264, 2003.
- Ghonoodi, H. and H. M. Naimi, "A Phase and Amplitude Tunable Quadrature LC Oscillator: Analysis and Design," Circuits and Systems I: Regular Papers, IEEE Transactions on, vol. 58, pp. 677-689, 2011.
- Jalil, J., M. Bin Ibne Reaz, and M. A. M. Ali, "CMOS Differential Ring Oscillators: Review of the Performance of CMOS ROs in Communication Systems," Microwave Magazine, IEEE, vol. 14, pp. 97-109, 2013.
- Jalil, J., M. B. I. Reaz, L. F. Rahman, and M. Marufuzzaman, "Differential ring oscillator based voltage control oscillator for readerless RFID transponder," in Intelligent and Advanced Systems (ICIAS), 2012 4th International Conference on, 2012, pp. 807-810.
- Jalil, J., M. B. I. Reaz, L. F. Rahman, M. Marufuzzaman, and M. S. Amin,
  "A 2.45 GHz CMOS Voltage Controlled Ring Oscillator for Active Transponder," in CENICS 2012, The Fifth International Conference on Advances in Circuits, Electronics and Micro-electronics, 2012, pp. 1-4.
- Jalil, J., M. Reaz, M. Ali, and T. Chang, "A Low Power 3-Stage Voltage-Controlled Ring Oscillator in 0.18 µm CMOS Process for Active RFID Transponder," Electronics and Electrical Engineering, vol. 19, pp. 69-72, 2013.
- Kader, W. M., H. Rashid, M. Mamun, and M. A. S. Bhuiyan, "Advancement of CMOS Schmitt Trigger Circuits," Modern Applied Science, vol. 6, p. p51, 2012.
- Khaw, M. K., F. Mohd-Yasin, and M. I. Reaz, "Recent advances in the integrated circuit design of RFID transponder," 2004, pp. 326-330.
- Kim, J. M., S. Kim, I.-Y. Lee, S.-K. Han, and S.-G. Lee, "A Low-Noise Four-Stage Voltage-Controlled Ring Oscillator in Deep-Submicrometer CMOS

- *TeSSHI 2014 / eProceedings* Technology," Circuits and Systems II: Express Briefs, IEEE Transactions on, vol. 60, pp. 71-75, 2013.
- Rahman, L. F., M. B. I. Reaz, M. A. Mohd. Ali, and M. Kamada, "Design of an EEPROM in RFID tag: Employing mapped EPC and IPv6 address," 2010, pp. 168-171.
- Raman A., and R. Sarin, "Design and Investigative Aspects of RF-Low Power 0.18-µm based CMOS Differential Ring Oscillator," International Journal of Advanced Science and Technology, vol. 58, pp. 87-102, 2013.
- Saini, M., "Differntial Ring Voltage Controlled Oscillator-A Review," International Journal of Advances in Engineering Sciences, vol. 3, pp. 75-77, 2013.
- Sallah S. S. Binti Md, H. Mohamed, M. Mamun, and M. S. Amin, "Cmos Downsizing: Present, Past And Future," Journal of Applied Sciences Research, vol. 8, pp. 4138-4146, 2012.
- Tanabe, A., K. Hijioka, H. Nagase, and Y. Hayashi, "A Novel Variable Inductor Using a Bridge Circuit and Its Application to a 5–20 GHz Tunable LC-VCO," Solid-State Circuits, IEEE Journal of, vol. 46, pp. 883-893, 2011.
- Thabet, H., S. Meillère, M. Masmoudi, J.-L. Seguin, H. Barthelemy, and K. Aguir, "A low power consumption CMOS differential-ring VCO for a wireless sensor," Analog Integrated Circuits and Signal Processing, vol. 73, pp. 731-740, 2012.
- Toh Y., and J. A. McNeill, "Single-ended to differential converter for multiplestage single-ended ring oscillators," Solid-State Circuits, IEEE Journal of, vol. 38, pp. 141-145, 2003.
- Tuan-Vu, C., D. T. Wisland, T. S. Lande, and F. Moradi, "Low-Voltage, Low-Power, and Wide-Tuning-Range Ring-VCO for Frequency ΔΣ Modulator," in NORCHIP, 2008., 2008, pp. 79-84.
- Uddin, M. J., A. N. Nordin, M. Reaz, and M. A. S. Bhuiyan, "A CMOS power splitter for 2, 45 GHz ISM band RFID reader in 0, 18 µm CMOS technology," Tehnički vjesnik, vol. 20, pp. 125-129, 2013.
- Yasin Mohd, F., M. K. Khaw, and M. B. I. Reaz, "Radio frequency identification: Evolution of transponder circuit design," Microwave Journal, vol. 49, pp. 56-70, 2006.