## CIRCUIT PERFORMANCE ANALYSIS OF THREE- STAGE CMOS RING OSCILLATOR

This thesis is presented in partial fulfillment for the award of the Bachelor of Electrical Engineering (Hons)



NORLINA BTE JURAGAN
Bachelor of Electrical Engineering (Hons.)
Faculty of Electrical Engineering
Universiti Teknologi MARA
40450 Shah Alam

### **ACKNOWLEDGEMENT**

All praises be to might Allah S.W.T, the most Gracious and Most Merciful for the strength, blessing and the ability for to me to complete this project and the thesis.

I would like to express my gratitude towards my supervisor Mr. Uzer Mohd Noor for his guidance, ideas, and full support in completing this project and thesis. Without him this work might not be successful.

Also, I would like to express my thanks to Mrs. Fazlida Hanim Bte Abdullah for opinion, ideas, comments and guidance for the layout drawing, materials and giving full cooperation toward the success of this project.

Finally, my deepest appreciation goes to my beloved family for their moral and spiritual supports. Last but not least, I would like to take this opportunity to express my appreciation to those that have directly or indirectly contributed towards the progress of this thesis.

## **ABSTRACT**

This report describes the simulation and measurement of the circuit performance analysis for a three-stage CMOS ring oscillator, to investigate the DC operating point. The MOSFET measurement is done using 372 Semiconductor Workbench to obtain the transfer curve and output curve for n-channel enhancement transistor ICs: IRLZ14, IRLD110, IRF730 and 2N7000. The three stages CMOS ring oscillator is simulated by PSPICE (Orcad Schematic Capture) and Tanner software.

## TABLE OF CONTENTS

| CHAPTE                | R   |                               | <b>PAGES</b> |
|-----------------------|-----|-------------------------------|--------------|
|                       |     |                               |              |
| DECLARATION           |     |                               | ii           |
| ACKNOWLEDGEMENT       |     |                               | iii          |
| ABSTRACT              |     |                               | iv           |
| TABLE OF CONTENTS     |     |                               | v - vii      |
| LIST OF FIGURES       |     |                               | viii - xii   |
| LIST OF TABLES        |     |                               | xiii         |
| LIST OF ABBREVIATIONS |     |                               | xiv - xv     |
|                       |     |                               |              |
|                       |     |                               |              |
| 1                     |     | INTRODUCTION                  |              |
|                       | 1.1 | Introduction                  | 1 - 2        |
|                       | 1.2 | Scope of project              | 3            |
|                       | 1.3 | Project objective             | 3            |
|                       | 1.4 | Organization of the thesis    | 4            |
|                       |     |                               |              |
|                       |     |                               |              |
| 2                     |     | THEORY                        |              |
|                       | 2.1 | Introduction                  | 5            |
|                       |     | 2.1.1 MOS transistor switches | 5 - 8        |
|                       | 2.2 | CMOS LOGIC: The inverter      | 8 - 9        |
|                       | 2.3 | CMOS inverter performance     | 10 - 13      |

# CHAPTER 1 INTRODUCTION

#### 1.1 INTRODUCTION

Nowadays, there are many modern and advanced software's being developed. One of the software is TANNER .From this software, it can simulate the three-stage CMOS ring oscillator using TANNER and SPICE. This project is intended to investigate the three-stage CMOS ring oscillator performance.

Recently, interest in ring oscillator has been growing Due to their versatile nature, ring oscillators have become a general purpose building block in many areas of integrated circuit design. Additionally, ring oscillators have both digital and analogue features which make them useful for data conversion tasks such as phase and pulse width modulation [1].

In this report, the circuit performance analysis of three-stage CMOS ring oscillator has been investigated. Figure 1 shows, a three-stage ring oscillator circuit where, the output node of the third inverter is connected to the input node of the first inverter.

The only DC operating point, at which the input and output voltages of all inverters which are equal to the logic threshold  $V_{th}$ , is inherently unstable in the sense that any disturbance in node voltage would make the circuit drift away from the DC operating point. In fact, a closed loop cascade connection of any odd number of inverter will display a stable behaviour [2]. The scope of this project has been limited to DC current and voltage performance.