# A COLUMN DECODER and COLUMN DRIVER Used For 2KB SRAM MEMORY

NUR FATIMAH LAMUSA (2010755183)

A project report submitted in fulfillment of the requirement for the award of the Bachelor of Electronic (Hons) Engineering

Faculty of Electrical Engineering (Electronic)

Universiti Technologi MARA

January 2014

### ACKNOWLEDGEMENT

First of all I would to thank to Allah s.w.t for giving me the chance to complete my project proposal and blessed me while doing my task in completing this project. I would like to express my gratitude and appreciation to all those who gave me the possibility to complete this technical report. A special thanks to our final year project supervisor Mrs Siti Lailatul Hassan whose help, stimulating suggestions and encouragement. Other than that, to my beloved parents who really give me the strength to work harder in my study. Furthermore, I would like to thank to Faculty of Electrical Engineering UiTM Shah Alam which is give me facilities to complete my final year project, the technician who gives me extra time when doing simulation part in the laboratory. Special thanks goes to my friends, Mohamad Firdaus Ahmad Fatanah who help me in analysis the circuit design, give me idea to progress more in the simulation part. Last but not least, Idalailah binti Dayah, my best friend who always helped me to coordinate my project especially in writing this report.

#### ABSTRACT

This paper presents A Column decoder and Column driver used for 2KB content addressable SRAM memory. The objective of this paper is to design and analyzed the propagation delay, power consumption, total current consumption and the noise margin. Another objective of this paper is to identify which gates that will be used to design the architecture of Column Decoder. The decoders are controlled by a clock because the SRAM is synchronous. The positive edge of a clock will allow the address to be read into the decoders, both row and column, and enable the correct wordline and bitline. The Column decoder controls multiplexer in the column circuitry to select 2<sup>m</sup> bits from the row as the data to access. This designed is used SILVACO EDA Tools software; Gateway simulation for schematic analysis and Expert simulation for designing the layout with 0.18um Silterra technology library. The designed is started with analyzed NAND and NOR gates in term of speed consideration. The NAND gates were gave better propagation delay rather than the NOR gates. Then, NAND gates were improved using a Pseudo NMOS NAND gates. It was gave better propagation delay than NAND gates. A 4 to 16 Column Decoder was implemented of Pseudo NMOS NAND gate for better output. The large Inverter Chain was used as 4 to 16 decoder column driver. Three inverters inside the inverter chain were proved that the driver can drive a large load of capacitance to overcome the problem of speed and power. A full layout of 4 to 16 Column decoder and Column Driver is designed, the design rule check (DRC) is checked with no errors and layout versus schematic (LVS) is equivalent. Overall objective is achieved, Pseudo Nmos NAND gates is used in design the decoder and met the requirement in term of propagation delay, speed, noise margin and reduce the number of area in layout design.

| CHAPTER | TITLE                   | PAGE |
|---------|-------------------------|------|
|         | Declaration             | i    |
|         | Dedication              | ii   |
|         | Acknowledgement         | iii  |
|         | Abstract                | iv   |
|         | Table of content        | vii  |
|         | Table of figures        | viii |
|         | List of Equations       | xi   |
| 1       | Introduction            | 1    |
|         | 1.0 Background of Study | 1    |
|         | 1.1 Problem statement   | 3    |
|         | 1.2 Objective           | 4    |
|         | 1.3 Scope of Works      | 4    |
|         | 1.5 Thesis Organization | 5    |
|         |                         |      |
| 2       | Literature Review       | 6    |
|         | 2.0 SRAM architecture   | 6    |
|         | 2.1 Decoders            | 7    |
|         | 2.1.1 NOR gates         | 7    |
|         | 2.1.2 NAND gate         | 8    |
|         | 2.1.3 Row decoder       | 9    |
|         | 2.1.4 Column decoder    | 11   |
|         | 2.1.5 Column Driver     | 13   |
| 2       |                         |      |
| 3       | Design Methodology      | 14   |
|         | 3.0 Overall Flowchart   | 14   |
|         | 3.1 Design stages       | 17   |
|         | 3.1.1 First stage       | 17   |
|         |                         |      |
|         | 3.1.2 Second stage      | 20   |

# **TABLE OF CONTENT**

# **CHAPTER 1**

## **INTRODUCTION**

## **1.0 Background of Study**

Static RAMs use a memory cell with internal feedback that retains its value as long as power is applied. It has the following attractive properties which are denser than flip flops, compatible with standard CMOS process, faster than DRAM and easier to use than DRAM.[1] SRAMs are widely used in applications from caches to register files to tables to scratchpad buffers. The SRAM consists of an array of memory cells along with the row and column circuitry. Figure 1.0 below is the architecture of the SRAM.



Figure 1.0 SRAM overview